Design and Implementation of Coding Algorithms for Network on Chip - Klaus Hofmann - Books - LAP LAMBERT Academic Publishing - 9783659314605 - March 27, 2014
In case cover and title do not match, the title is correct

Design and Implementation of Coding Algorithms for Network on Chip

Price
A$ 101.99
excl. VAT

Ordered from remote warehouse

Expected delivery Jan 12 - 22, 2026
Christmas presents can be returned until 31 January
Add to your iMusic wish list

Bose-Chaudhuri-Hocquenghem (BCH) coding based on chip communication network is proposed to achieve low latency , high throughput and optimal Energy-Performabilty trade-off. The proposed encoding and decoding scheme is applied to SOC architecture as a practical example. The proposed design improves error correction as compared to conventional schemes. The throughput of Butterfly fat tree(BFT)/BCH architecture is increased by 50%. The design decreases the latency of the network on chip by 30%. The total power consumption required to achieve the proposed design is slightly increased by 11%. The proposed design improves Perform-ability range in comparison with conventional schemes while saving energy by 5%. BCH achieves high perform-ability (0.9) at high noise effect (?N =0.135V)¬. At short wire lengths (0.05mm), BCH saves energy 5% while increasing perform-ability (0.9) and reliability.

Media Books     Paperback Book   (Book with soft cover and glued back)
Released March 27, 2014
ISBN13 9783659314605
Publishers LAP LAMBERT Academic Publishing
Pages 192
Dimensions 152 × 229 × 11 mm   ·   304 g
Language German  

More by Klaus Hofmann

Show all