Efficient and Scalable Cache Coherence for Chip Multiprocessors: Novel Proposals for Managing Cache Coherence in Future Many-core Chip Multiprocessors - Alberto Ros - Books - LAP Lambert Academic Publishing - 9783838341521 - June 24, 2010
In case cover and title do not match, the title is correct

Efficient and Scalable Cache Coherence for Chip Multiprocessors: Novel Proposals for Managing Cache Coherence in Future Many-core Chip Multiprocessors

Alberto Ros

Efficient and Scalable Cache Coherence for Chip Multiprocessors: Novel Proposals for Managing Cache Coherence in Future Many-core Chip Multiprocessors

Chip multiprocessors (CMPs) constitute the new trend for increasing the performance of future computers. In the near future, chips with tens of cores will become more popular. Nowadays, directory-based protocols constitute the best alternative to keep cache coherence in large-scale systems. Nevertheless, directory-based protocols have two important issues that prevent them from achieving better scalability: the directory memory overhead and the long cache miss latencies. This book focuses on these key issues. The first proposal is a scalable distributed directory organization that copes with the memory overhead of directory-based protocols. The second proposal presents the direct coherence protocols, which are aimed at avoiding the indirection problem of traditional directory-based protocols and, therefore, they improve applications' performance. Finally, a novel mapping policy for distributed caches is presented. This policy reduces the long access latency while lessening the number of off-chip accesses, leading to improvements in applications' execution time.

Media Books     Paperback Book   (Book with soft cover and glued back)
Released June 24, 2010
ISBN13 9783838341521
Publishers LAP Lambert Academic Publishing
Pages 196
Dimensions 225 × 11 × 150 mm   ·   294 g
Language English  

Show all

More by Alberto Ros